

Figure 1 Vertex Program Flow

| PCI Id | GPU  | Vertex<br>Programs | Pixel<br>Pipelines<br>and ROPs | Texture<br>Units | Date       | Notes                  |
|--------|------|--------------------|--------------------------------|------------------|------------|------------------------|
| 02a0*  | NV2A | 2                  | 4                              | 8                | 15.11.2001 | the XBOX<br>IGP [XGPU] |

## **NV2A BYTECODE**

The GPU in the original Xbox was GeForce 3 NV2A DirectX 8.0 based GPU. NV2A bytecode is used to represent machine instructions for the GPU in a compact format. Each byte code is 128bits long and can contain instructions for either the SIMD Vector unit or the Special Function unit (possibly both).

| Dword | Bit Offset<br>(RTL) | Bit Length | Name                                                                          | Bit Offset<br>(LTR) |
|-------|---------------------|------------|-------------------------------------------------------------------------------|---------------------|
| 0     | 0                   | 32         | Note: This is branching/loop code bits. How they work is unknown <sup>1</sup> | 0                   |
| 1     | 0                   | 7          | ScalarOpCode <sup>2</sup>                                                     | 25                  |
| 1     | 7                   | 4          | VectorOpCode <sup>3</sup>                                                     | 21                  |
| 1     | 11                  | 8          | ConstantSource <sup>4</sup>                                                   | 13                  |
| 1     | 19                  | 4          | AttributeSource <sup>5</sup>                                                  | 9                   |
| 1     | 23                  | 9          | Param0 (MS bits) <sup>6</sup>                                                 | 0                   |
| 2     | 0                   | 6          | Param0 (LS bits)                                                              | 26                  |
| 2     | 6                   | 15         | Param1 <sup>7</sup>                                                           | 11                  |
| 2     | 21                  | 11         | Param2 (MS bits) <sup>8</sup>                                                 | 0                   |
| 3     | 0                   | 4          | Param2 (LS bits)                                                              | 28                  |
| 3     | 4                   | 4          | Temporary Destination Write-mask <sup>9</sup>                                 | 24                  |
| 3     | 8                   | 4          | Temporary Destination <sup>10</sup>                                           | 20                  |
| 3     | 12                  | 4          | ScalarOp Write-mask <sup>11</sup>                                             | 16                  |
| 3     | 16                  | 4          | VectorOP Write-mask <sup>12</sup>                                             | 12                  |
| 3     | 20                  | 1          | Temporary Destination Bit13                                                   | 11                  |
| 3     | 21                  | 8          | Destination <sup>14</sup>                                                     | 3                   |
| 3     | 29                  | 1          | 15                                                                            | 2                   |
| 3     | 30                  | 1          | IndexConstant <sup>16</sup>                                                   | 1                   |
| 3     | 31                  | 1          | Last Instruction Bit <sup>17</sup>                                            | 0                   |

<sup>&</sup>lt;sup>1</sup> More research needed.

<sup>&</sup>lt;sup>2</sup> Operation to be performed by the scalar (special function) unit

<sup>&</sup>lt;sup>3</sup> Operation to be performed by the vector (SIMD) unit

<sup>&</sup>lt;sup>4</sup> Index of constant register used by constant type params

<sup>&</sup>lt;sup>5</sup> Index of attribute register used by attribute type params

<sup>&</sup>lt;sup>6</sup> O<sup>th</sup> Parameter (Generally used by SIMD instructions)

<sup>&</sup>lt;sup>7</sup> 1<sup>st</sup> Parameter (Generally used by SIMD instructions)

<sup>&</sup>lt;sup>8</sup> 2<sup>nd</sup> Parameter (Generally used by special function unit)

<sup>&</sup>lt;sup>9</sup> Write-mask to enable or disable writing to components of the destination register

<sup>&</sup>lt;sup>10</sup> Controls referencing of destination registers (unknown)

<sup>&</sup>lt;sup>11</sup> Write-mask to enable or disable writing to components of the special function unit destination register

<sup>&</sup>lt;sup>12</sup> Write-mask to enable or disable writing to components of the SIMD unit destination register

<sup>&</sup>lt;sup>13</sup> Enables writing to temporary destination (this might be incorrect)

<sup>&</sup>lt;sup>14</sup> Destination Register enum value

<sup>&</sup>lt;sup>15</sup> Unknown bit

<sup>&</sup>lt;sup>16</sup> Enables the use of the a0 Index constant register (unknown)

<sup>&</sup>lt;sup>17</sup> Marks this instruction as the last instruction of the stream